The interrupt request line remains asserted until the request is acknowledged. During the interrupt acknowledge and priority arbitration phase, the LSI-11/23 processor acknowledges interrupts under the following conditions. - The device interrupt priority is higher than the current PS<7:5>. - The processor has completed instruction execution and no additional bus cycles are pending. The processor acknowledges the interrupt request by asserting BDIN L, and 150 ns (minimum) later asserting BIAKO L. The device electrically closest to the processor receives the acknowledge on its BIAKI L bus receiver. At this point, the two types of arbitration must be discussed separately. If the device that receives the acknowledge uses the 4-level interrupt scheme, it reacts as follows. - If not requesting an interrupt, the device asserts BIAKO L and the acknowledge propagates to the next device on the bus. - 2. If the device is requesting an interrupt, it must check that no higher-level device is currently requesting an interrupt. This is done by monitoring higher-level request lines. The table below lists the lines that need to be monitored by devices at each priority level. In addition to asserting levels 7 and 4, level 7 devices must drive level 6. This is done to simplify the monitoring and arbitration by level 4 and 5 devices. In this protocol, level 4 and 5 devices need not monitor level 7 because level 7 devices assert level 6. Level 4 and 5 devices become aware of a level 7 request because they monitor the level 6 request. This protocol has been optimized for level 4, 5, and 6 devices, since level 7 devices are very seldom necessary. | Device | Priority Level | Line(s) Monitored | |------------------|----------------|--------------------------------| | 4<br>5<br>6<br>7 | | BIRQ5, BIRQ6<br>BIRQ6<br>BIRQ7 | - 3. If no higher-level device is requesting an interrupt, the acknowledge is blocked by the device. (BIAKO L is not asserted.) Arbitration logic within the device uses the leading edge of BDIN L to clock a flip-flop that blocks BIAKO L. Arbitration is won, and the interrupt vector transfer phase begins. - 4. If a higher-level request line is active, the device disqualifies itself and asserts BIAKO L to propagate the acknowledge to the next device along the bus. Signal timing must be considered carefully when implementing 4-level interrupts. See Figure A-12. If a single-level interrupt device receives the acknowledge, it reacts as follows. If not requesting an interrupt, the device asserts BIAKO L and the acknowledge propagates to the next device on the bus. Figure A-12 Interrupt Protocol Timing If the device was requesting an interrupt, the acknowledge is blocked using the leading edge of BDIN L, and arbitration is won. The interrupt vector transfer phase begins. The interrupt vector transfer phase is enabled by BDIN L and BIAKI L. The device responds by asserting BRPLY L and its BDAL<15:00> L bus driver inputs with the vector address bits. The BDAL bus driver inputs must be stable within 125 ns (maximum) after BRPLY L is asserted. The processor then inputs the vector address and negates BDIN L and BIAKO L. The device then negates BRPLY L and 100 ns (maximum) later removes the vector address bits. The processor then enters the device's service routine. #### NOTE Propagation delay from BIAKI L to BIAKO L must not be greater than 500 ns per 022-Bus slot. The device must assert BRPLY L within $10~\mu s$ (maximum) after the processor asserts BIAKI L. A.5.3 Q22-Bus 4-Level Interrupt Configurations If you have high-speed peripherals and desire better software performance, you can use the 4-level interrupt scheme. Both position-independent and position-dependent configurations can be used with the 4-level interrupt scheme. Figure A-13 shows the position-independent configuration. This allows peripheral devices that use the 4-level interrupt scheme to be placed in the backplane in any order. These devices must send out interrupt requests and monitor higher-level request lines as described. The level 4 request is always asserted from a requesting device regardless of priority. If two or more devices of equally high priority request an interrupt, the device physically closest to the processor wins arbitration. Devices that use the single-level interrupt scheme must be modified, or placed at the end of the bus, for arbitration to function properly. Figure A-14 shows the position-dependent configuration. This configuration is simpler to implement. A constraint is that peripheral devices must be inserted with the highest-priority device located closest to the processor, and the remaining devices placed in the backplane in decreasing order of priority (with the lowest-priority devices farthest from the processor). With this configuration, each device has to assert only its own level and level 4. Monitoring higher-level request lines is unnecessary. Arbitration is achieved through the physical positioning of each device on the bus. Single-level interrupt devices on level 4 should be positioned last on the bus. Figure A-13 Position-Independent Configuration Figure A-14 Position-Dependent Configuration # A.6 CONTROL FUNCTIONS The following Q22-Bus signals provide control functions. unconditionally into console I/O mode. BREF L Memory refresh (also block mode DMA) BHALT L Processor halt BINIT L Initialize BPOK H Power OK BDCOK H DC power OK A.6.1 Memory Refresh If BREF is asserted during the address portion of a bus data transfer cycle, it causes all dynamic MOS memories to be addressed simultaneously. The sequence of addresses required for refreshing the memories is determined by the specific requirements for each memory. The complete memory refresh cycle consists of a series of refresh bus transactions. A new address is used for each transaction. A complete memory refresh cycle must be completed within 1 or 2 ms. Multiple data transfers by DMA devices must be avoided since they could delay memory refresh cycles. This type of refresh is done only for memories that do not perform on-board refresh. - A.6.2 Halt Assertion of BHALT L for at least 25 ns interrupts the processor, which stops program execution and forces the processor - A.6.3 Initialization Devices along the bus are initialized when BINIT L is asserted. The processor can assert BINIT L as a result of executing a reset instruction as part of a power-up or power-down sequence. BINIT L is asserted for approximately 10 $\mu s$ when reset is executed. - A.6.4 Power Status Power status protocol is controlled by two signals, BPOK H and BDCOK H. These signals are driven by an external device (usually the power supply). - A.6.5 BDCOK H When asserted, this indicates that dc power has been stable for at least 3 ms. Once asserted, this line remains asserted until the power fails. It indicates that only 5 $\mu s$ of dc power reserve remains. - A.6.6 BPOK H When asserted, this indicates there is at least an 8 ms reserve of dc power, and that BDCOK H has been asserted for at least 70 ms. Once BPOK has been asserted, it must remain asserted for at least 3 ms. The negation of this line, the first event in the power-fail sequence, indicates that power is failing and that only 4 ms of dc power reserve remains. A.6.7 Power-Up/Down Protocol Power-up protocol begins when the power supply applies power with BDCOK H negated. This forces the processor to assert BINIT L. When the dc voltages are stable, the power supply or other external device asserts BDCOK H. The processor responds by clearing the PS, floating point status register (FPS), and floating point exception register (FEC). BINIT L is asserted for 12.6 $\mu s$ , and then negated for 110 $\mu s$ . The processor continues to test for BPOK H until it is asserted. The power supply asserts BPIK H 70 ms (minimum) after BDCOK H is asserted. The processor then performs its power-up sequence. Normal power must be maintained at least 3.0 ms before a power-down sequence can begin. A power-down sequence begins when the power supply negates BPOK H. When the current instruction is completed, the processor traps to a power-down routine at location 24. The end of the routine is terminated with a halt instruction to avoid any possible memory corruption as the dc voltages decay. When the processor executes the halt instruction, it tests the BPOK H signal. If BPOK H is negated, the processor enters the power-up sequence. It clears internal registers, generates BINIT L, and continues to check for the assertion of BPOK H. If it is asserted and dc voltages are still stable, the processor performs the rest of the power-up sequence. Figure A-15 shows power-up/power-down timing. NOTE: ONCE A POWER-DOWN SEQUENCE IS STARTED, IT MUST BE COMPLETED BEFORE A POWER-UP SEQUENCE IS STARTED. MR-6032 Figure A-15 Power-Up/Power-Down Timing ## A.7 Q22-BUS ELECTRICAL CHARACTERISTICS SIGNAL LEVEL SPECIFICATION Input Logic Levels: TTL Logical Low 0.8 Vdc (maximum) TTL Logical High 2.0 Vdc (minimum) Output Logic Levels: TTL Logical Low 0.4 Vdc (maximum) TTL Logical High 2.4 Vdc (minimum) ### A.7.1 Load Definition AC loads make up the maximum capacitance allowed per signal line to ground. A unit load is defined as 9.35 pF of capacitance. DC loads are defined as maximum current allowed with a signal line driver asserted or unasserted. A unit load is defined as 210 $\mu\text{A}$ in the unasserted state. # A.7.2 120-Ohm Q22-Bus The electrical conductors interconnecting the bus device slots are treated as transmission lines. A uniform transmission line, terminated in its characteristic impedance, propagates an electrical signal without reflections. Since bus drivers, receivers, and wiring connected to the bus have finite resistance and nonzero reactance, the transmission line impedance is not uniform, and introduces distortions into pulses propagated along it. Passive components of the Q22-Bus (such as wiring, cabling, and etched signal conductors) are designed to have a nominal characteristic impedance of 120 ohms. The maximum length of interconnecting cable, excluding wiring within the backplane, is limited to $4.88\,\mathrm{m}$ (16 ft). # A.7.3 Bus Drivers Devices driving the 120-ohm Q22-Bus must have open collector outputs and meet the following specifications. #### DC SPECIFICATIONS Output low voltage when sinking 70 mA of current: 0.7 V (maximum). Output high leakage current when connected to 3.8 Vdc: 25 $\mu A$ (even if no power is applied, except for BDCOK H and BPOK H). These conditions must be met at worst-case supply temperature, and input signal levels. # AC SPECIFICATIONS Bus driver output pin capacitance load: Not to exceed 10 pF. Propagation delay: Not to exceed 35 ns. Skew (difference in propagation time between slowest and fastest gate): Not to exceed 25 ns. Rise/fall times: Transition time (from 10% to 90% for positive transition, 90% to 10% for negative transition) must be no faster than 10 ns. ### A.7.4 Bus Receivers Devices that receive signals from the $120-{\rm ohm}$ Q22-Bus must meet the following requirements. #### DC SPECIFICATIONS Input low voltage (maximum): 1.3 V. Input high voltage (minimum): 1.7 V. Maximum input current when connected to 3.8 Vdc: 80 $\mu\text{A}$ (even if no power is applied). These specifications must be met at worst-case supply voltage, temperature, and output signal conditions. #### AC SPECIFICATIONS Bus receiver input pin capacitance load: Not to exceed 10 pF. Propagation delay: Not to exceed 35 ns. Skew (difference in propagation time between slowest and fastest gate): Not to exceed 25 ns. # A.7.5 Bus Termination The 120-ohm Q22-Bus must be terminated at each end by an appropriate terminator, as shown in Figure A-16. This is to be done as a voltage divider with its Thevenin equivalent equal to 120 ohms and 3.4 V (nominal). This type of termination is provided by an REV11-A refresh/boot/terminator, BDV11-AA, KPV11-B, TEV11, or by certain backplanes and expansion cards. Figure A-16 Bus Line Terminations Each of the several Q22-Bus lines (all signals whose mnemonics start with the letter B) must see an equivalent network with the following characteristics at each end of the bus. Input impedance (with respect to ground) 120 ohm +5%, -15% Open circuit voltage 3.4 Vdc +5% Capacitance load Not to exceed 30 pF NOTE The resistive termination may be provided by the combination of two modules. (The processor module supplies 220 ohms to ground. This, in parallel with another 220-ohm card, provides 120 ohms.) Both terminators must reside physically within the same backplane. # A.7.6 Bus Interconnecting Wiring - A.7.6.1 Backplane Wiring -- The wiring that connects all device interface slots on the Q22-bus must meet the following specifications. - The conductors must be arranged so that each line exhibits a characteristic impedance of 120 ohms (measured with respect to the bus common return). - Crosstalk between any two lines must be no greater than 5 percent. Note that worst-case crosstalk is manifested by simultaneously driving all but one signal line and measuring the effect on the undriven line. - 3. DC resistance of the signal path, as measured between the near-end terminator and the far-end terminator module (including all intervening connectors, cables, backplane wiring, connector-module etch, etc.) must not exceed 20 ohms. - 4. DC resistance of the common return path, as measured between the near-end terminator and the far-end terminator module (including all intervening connectors, cables, backplane wiring, connector-module etch, etc.) must not exceed an equivalent of 2 ohms per signal path. Thus, the composite signal return path dc resistance must not exceed 2 ohms divided by 40 bus lines, or 50 milliohms. Note that although this common return path is nominally at ground potential, the conductance must be part of the bus wiring. The specified low impedance return path must be provided by the bus wiring as distinguished from the common system or power ground path. - A.7.6.2 Intra-Backplane Bus Wiring The wiring that connects the bus connector slots within one contiguous backplane is part of the overall bus transmission line. Owing to implementation constraints, the nominal characteristic impedance of 120 ohms may not be achievable. Distributed wiring capacitance in excess of the amount required to achieve the nominal 120-ohm impedance may not exceed 60 pF per signal line per backplane. - A.7.6.3 Power and Ground Each bus interface slot has connector pins assigned for the following dc voltages. The maximum allowable current per pin is 1.5 A. +5 Vdc must be regulated to 5 percent with a maximum ripple of 100 mV pp. +12 Vdc must be regulated to 3 percent with a maximum ripple of 200 mV pp. - +5 Vdc -- Three pins (4.5 A maximum per bus device slot) - +12 Vdc -- Two pins (3.0 A maximum per bus device slot) - Ground -- Eight pins (shared by power return and signal return) #### NOTE Power is not bussed between backplanes on any interconnecting bus cables. - A.8 SYSTEM CONFIGURATIONS Q22-Bus systems can be divided into two types: - 1. Systems containing one backplane - 2. Systems containing multiple backplanes Before configuring any system, three characteristics for each module in the system must be known: - Power consumption -- +5 Vdc and +12 Vdc current requirements. - AC bus loading -- The amount of capacitance a module presents to a bus signal line. AC loading is expressed in terms of ac loads, where one ac load equals 9.35 pF of capacitance. - DC bus loading -- The amount of dc leakage current a module presents to a bus signal when the line is high (undriven). DC loading is expressed in terms of dc loads, where one dc load equals 210 $\mu$ A (nominal). Power consumption, ac loading, and dc loading specifications for each module are included in the <u>Microcomputer Interface Handbook</u>. #### NOTE The ac and dc loads and the power consumption of the processor module, terminator module, and backplane must be included in determining the total loading of a backplane. Rules for configuring single-backplane systems: 1. When using a processor with 220-ohm termination, the bus can accommodate modules that have up to 20 ac loads (total) before additional termination is required. (See Figure A-17.) If more than 20 ac loads are included, the other end of the bus must be terminated with 120 ohms, and then up to 35 ac loads may be present. Figure A-17 Single-Backplane Configuration